

### Description

The XE6TLC5VU TVS diode is designed to protect high speed data interfaces. It has been specifically designed protect sensitive electronic components which are connected to data and transmission lines from overvoltage caused by ESD (Electrostatic Discharge), EFT (Electrical Fast Transients) and Lighting.

The XE6TLC5VU is in a SOT23-6L package and will protect four high-speed lines. It may be used to provide ESD protection up to  $\pm$ 20kV Contact and  $\pm$  25kV air discharge according to IEC61000-4-2, and withstand peak pulse current up to 40A(5/50ns) according to IEC61000-4-4, 5A (8/20 us) according to IEC61000-4-5.

#### Features

- ♦ Working voltage: 5V
- Protect four I/O lines
- ♦ 100 Watts peak pulse power (t<sub>p</sub>=8/20us)
- Transient protection for data lines to IEC 61000-4-2 (ESD) ±25kV (air), ±20kV (contact)

IEC 61000-4-4 (EFT)40A (8/20us) IEC 61000-4-5 (Surge)5A (8/20us)

- Low capacitance
- Low clamping voltage
- Low leakage current
- Solid-state silicon-avalanche technology

## Applications

- ♦ USB 2.0 Power and Data Line Protection
- Video Graphics Cards
- Digital Visual Interface (DVI)
- 10/100/1000 Ethernet
- SIM Ports
- Notebook Computer
- Monitors and Flat Panel Displays
- ◆ IEEE 1394 Firewire Ports
- ATM Interfaces

### http//:www.xihangsemi.com



SOT23-6L



## **Circuit Diagram**



Marking

## **Order Information**

| Device    | Package  | Shipping       |
|-----------|----------|----------------|
| XE6TLC5VU | SOT23-6L | 3000/Tape&Reel |



## **Definitions of electrical characteristics**

| Symbol          | Parameter                         |  |
|-----------------|-----------------------------------|--|
| VRWM            | Reverse Stand-off Voltage         |  |
| I <sub>R</sub>  | Reverse Leakage Current @ VRWM    |  |
| V <sub>BR</sub> | Reverse Breakdown Voltage @ $I_T$ |  |
| Iτ              | Test Current                      |  |
| IPP             | Reverse Peak Pulse Current        |  |
| Vc              | Clamping Voltage @ IPP            |  |
| lF              | Forward Current                   |  |
| VF              | Forward Voltage @ I⊧              |  |
| Cj              | Junction Capacitance              |  |
| IPP             | Peak Pulse Current                |  |



# Absolute Maximum Rating

| Rating                                          | Symbol | Value        | Units |
|-------------------------------------------------|--------|--------------|-------|
| Peak Pulse Power ( $t_P$ = 8/20 $\mu$ S )       | Ррк    | 100          | W     |
| Peak Pulse Current ( $t_P = 8/20\mu S$ )        | Ipp    | 5            | А     |
| ESD according to IEC61000-4-2 air discharge     | Vee    | ±25          | kV    |
| ESD according to IEC61000-4-2 contact discharge | VESD   | ±20          | kV    |
| Lead Soldering Temperature                      | ΤL     | 260 (10 sec) | °C    |
| Operating Temperature                           | Тор    | -55 to +125  | °C    |
| Storage Temperature                             | Тѕтс   | -55 to +150  | °C    |



# Electrical Characteristics (Ta=25 $^{\circ}$ C, unless otherwise noted)

| Parameter                      | Symbol          | Conditions                                           | Min. | Тур. | Max. | Units |
|--------------------------------|-----------------|------------------------------------------------------|------|------|------|-------|
| Reverse Stand-off Voltage      | VRWM            | Pin5 to Pin2                                         |      |      | 5.0  | V     |
| Reverse Breakdown Voltage      | V <sub>BR</sub> | IT=1mA<br>Pin5 to Pin2                               | 6.0  |      |      | V     |
| Reverse Leakage Current        | I <sub>R</sub>  | V <sub>RWM</sub> =5V ,T=25℃<br>Pin5 to Pin2          |      |      | 1.0  | μΑ    |
| Forward voltage                | VF              | I⊤=15mA                                              |      |      | 1.2  | V     |
| Clamping Voltage <sup>1)</sup> | Vc              | $I_{PP}$ =1A $t_P$ = 8/20µs<br>Any I/O Pin to Ground |      | 9.5  | 11   | V     |
|                                |                 | $I_{PP}$ =5A $t_P$ = 8/20µs<br>Any I/O Pin to Ground |      | 12.5 | 15   | V     |
|                                |                 | $I_{PP}=12A$ $t_P=8/20\mu s$<br>$V_{DD}$ to Ground   |      | 16   | 18   | V     |
| Junction Capacitance           | Ci/o - gnd      | $V_R$ =0V f = 1MHz,<br>Any I/O pin to Ground         |      | 0.7  | 0.9  | pF    |
|                                | Ci/o - i/o      | V <sub>R</sub> =0V f = 1MHz,<br>Between I/O pins     |      | 0.3  | 0.5  | pF    |
|                                | $C_{VDD}$ – GND | V <sub>R</sub> =0V f = 1MHz,<br>Between VDD to GND   |      | 0.9  | 1.5  | pF    |

Notes:

1) Non-repetitive current pulse, according to IEC61000-4-5.



## Typical Characteristics (Ta=25℃, unless otherwise noted)



8/20 us waveform per IEC61000-4-5



Contact discharge current waveform per IEC61000-4-2



Clamping Voltage vs. Peak pulse current



Power derating vs. Ambient temperature



### **Application Information**

The ESD protection scheme for system I/O connector is shown in Fig.1. In Fig.1, the diodes D1 and D2 are general used to protect data line from ESD stress pulse. The diode D3 is a back-drive protection design, which blocks the DC back-drive current when the potential of I/O pin is greater than that of VDD pin. If the power-rail ESD clamping circuit is not placed between VDD and GND rails, the positive pulse ESD current (IESD1) will pass through the ESD current path1 which may potentially damage any components that attached to VDD rail.

XE6TLC5VU has an integrated power-rail ESD clamped circuit between VDD and GND rails. It can successfully overcome previous disadvantages. During an ESD event, the positive ESD pulse current (IESD2) will be directed through the integrated power-rail ESD clamped circuit to GND rail (ESD current path2). The clamping voltage on the data line is small and protected IC will not be damaged.



Fig. 1 Application of positive ESD pulse between data line and GND rail.



### Package Outline Dimensions (SOT23-6L)





| Symbol | Millimeter |         | Inches |        |  |
|--------|------------|---------|--------|--------|--|
| Symbol | Min        | Max     | Min    | Max    |  |
| А      | 0.90       | 1.45    | 0.035  | 0.057  |  |
| A1     | 0.00       | 0.15    | 0.000  | 0.006  |  |
| A2     | 0.45       | 0.65    | 0.017  | 0.026  |  |
| В      | 0.35       | 0.50    | 0.010  | 0.020  |  |
| С      | 0.08       | 0.20    | 0.003  | 0.007  |  |
| D      | 2.80       | 3.00    | 0.110  | 0.122  |  |
| е      | 0.69       | 1.02    | 0.032  | 0.043  |  |
| E1     | 1.50       | 1.75    | 0.0060 | 0.0069 |  |
| E      | 2.80       | 2.80BSC |        | BSC    |  |
| L1     | 0.35       | 0.60    | 0.013  | 0.024  |  |
| L      | 0.60       |         | 0.02   | 24     |  |

### **Recommend Land Pattern (Unit: mm)**



Note:

This recommended land pattern is for reference purpose only.

#### NOTICE

XIHANG's products are not authorized for use as components in any life support device or systems.

XIHANG reserves the right to make modifications, enhancements, improvements, corrections or other changes without further notice to any product herein. XIHANG does not assume any liability arising out of the application or use of any product described herein.